DocumentCode :
3069203
Title :
Writing area-efficient hardware descriptions for logic synthesis
Author :
Clonts, Lloyd G. ; Bouldin, Donald W.
Author_Institution :
Dept. of Electr. & Comput. Eng., Tennessee Univ., Knoxville, TN, USA
fYear :
1992
fDate :
12-15 Apr 1992
Firstpage :
505
Abstract :
Several advantages for using a hardware description language for logic synthesis are given along with some example programs. Variations in writing style are shown to have a significant effect on the optimization process used by the synthesizer since one style generally results in a physical layout that consumes only half that of another. Based on these experiences, a structured, object-oriented style that separates control and operations is recommended for the writing of area-efficient hardware descriptions
Keywords :
circuit layout CAD; logic CAD; object-oriented methods; area-efficient hardware descriptions; hardware description language; logic synthesis; object-oriented style; optimization process; physical layout; synthesizer; writing style; Design engineering; Design optimization; Graphics; Hardware design languages; Humans; Libraries; Logic design; Process design; Synthesizers; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '92, Proceedings., IEEE
Conference_Location :
Birmingham, AL
Print_ISBN :
0-7803-0494-2
Type :
conf
DOI :
10.1109/SECON.1992.202402
Filename :
202402
Link To Document :
بازگشت