DocumentCode :
3071829
Title :
Design of a 2D Mesh-Torus Router for Network on Chip
Author :
SALAH, Yahia ; Atri, Mohamed ; Tourki, Rached
Author_Institution :
Lab. of Electron. & Microelectron., Monastir
fYear :
2007
fDate :
15-18 Dec. 2007
Firstpage :
626
Lastpage :
631
Abstract :
New systems on chip (SoC) design allow one to build heterogeneous systems with several functional units, distributed memories, and interconnections on the same chip. In order to achieve more reuse, flexibility, and performance, bus based interconnections are no more sufficient and Network on Chip concepts are emerged. This paper presents the design of a scalable packet based router allowing data transfer and managing dynamically several communications in parallel. The designed router, described in VHDL on RTL level, was simulated in the case of topologies 2D- mesh and 2D-torus (2x2), (3x3) and then (4x4). The used design methodology is based on VHDL as a description language, simulation and synthesis tools.
Keywords :
hardware description languages; logic CAD; multiprocessor interconnection networks; network routing; network-on-chip; 2D mesh-torus router; RTL level; SoC design; VHDL; circuit synthesis; network-on-chip; simulation; system-on-chip; Communication switching; Computer architecture; Network synthesis; Network topology; Network-on-a-chip; Scalability; Signal design; Switches; System-on-a-chip; Wire; 2D-mesh; 2D-torus; Network on chip; VHDL; placement and routing; router (switch); simulation; synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Information Technology, 2007 IEEE International Symposium on
Conference_Location :
Giza
Print_ISBN :
978-1-4244-1835-0
Electronic_ISBN :
978-1-4244-1835-0
Type :
conf
DOI :
10.1109/ISSPIT.2007.4458204
Filename :
4458204
Link To Document :
بازگشت