DocumentCode :
3072587
Title :
Voice excited predictive coder (VEPC) implementation on 10 MIPS signal processor
Author :
Galand, C. ; Couturier, C. ; Platel, G. ; Vermot-Gauchy, R.
Author_Institution :
IBM Laboratory, La Gaude, France
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
457
Lastpage :
460
Abstract :
In this paper, we discuss the Implementation of a low bit-rate linear prediction base-band coder on a bipolar signal processor having a processing capacity of 10 millions of instructions per second (MIPS). We show that the implementation of our algorithm requires less than 5 MIPS, with a ROS occupancy less than 5 K instructions. Some quality evaluation tests are also reported, and show that this type of coder operating at 7.2 kbps, provides a good communications quality, an intelligibility which is sufficient for most of telephony applications, and a perfect speaker recognition (natural voice).
Keywords :
Decoding; Encoding; Filtering; Filters; Signal processing; Signal processing algorithms; Speaker recognition; Speech processing; Telephony; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172491
Filename :
1172491
Link To Document :
بازگشت