DocumentCode :
3073344
Title :
Rapid and accurate energy estimation of vector processing in VLIW ASIPs
Author :
Diken, Erkan ; Corvino, R. ; Jozwiak, Lech
Author_Institution :
Electr. Eng., Eindhoven Univ. of Technol., Eindhoven, Netherlands
fYear :
2013
fDate :
15-20 June 2013
Firstpage :
33
Lastpage :
37
Abstract :
Many modern applications in important application domains, as communication, image and video processing, multimedia, etc. involve much data-level parallelism (DLP). Therefore, adequate exploitation of DLP is highly relevant. This paper focuses on effective and efficient exploitation of DLP for the synthesis of vector VLIW ASIP processors. We propose analytical energy models in order to rapidly estimate the energy consumption of a nested loop executed on a VLIW ASIP with respect to different vector widths. The models perform a rapid and relatively accurate energy consumption estimation through combining the relevant information on the application and implementation technology. The analytical energy models are experimentally validated and the validation results are discussed.
Keywords :
energy consumption; instruction sets; vector processor systems; DLP; VLIW ASIP processors; analytical energy models; application domains; application specific instruction-set processors; data-level parallelism; energy consumption estimation; image processing; multimedia; vector processing; vector widths; video processing; Analytical models;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computing (MECO), 2013 2nd Mediterranean Conference on
Conference_Location :
Budva
ISSN :
1800-993X
Type :
conf
DOI :
10.1109/MECO.2013.6601350
Filename :
6601350
Link To Document :
بازگشت