Title :
The impact of through silicon via proximity on CMOS device
Author :
Hsiu Jao ; Lin, Y.Y. ; Liao, Weixian ; Wu, Bin ; Huang, Bo ; Huang, Liwen ; Huang, Jie ; Shih, Sheng-Wen ; Lin, J.P. ; Huang, P.S. ; Tsai, M.Y. ; Huang, C.Y.
Author_Institution :
Technol. Dev. Div, Nanya Technol. Co., Taishan Shiang, Taiwan
Abstract :
As device scaling becomes increasingly difficult, 3D integration with through silicon via (TSV) has emerged as a viable solution for addressing the requisite bandwidth and power efficiency challenges. However, mechanical stresses induced by the TSVs must be controlled in the 3D flow in order to preserve the electrical integrity of front-end devices. Since copper filling material of the TSV could causes stresses on silicon near the TSV, the impact of TSV proximity on CMOS must be evaluated at various operation temperatures. In this paper, Cu-filled TSVs were fabricated in “via middle” process. The TSVs-induced mechanical stresses causing carrier mobility change that result in drive current (Ion) variation. In order to obtain robust design rules (i.e. keep-out zone) and spice model for TSV applications, electrical characteristics of CMOS devices were investigated in terms of distance between TSV and CMOS device in this work.
Keywords :
CMOS integrated circuits; carrier mobility; copper; integrated circuit interconnections; three-dimensional integrated circuits; 3D flow; CMOS device; Cu; carrier mobility; copper filling material; electrical integrity; front end device; mechanical stresses; through silicon via proximity; CMOS integrated circuits; MOSFET circuits; Proximity effects; Semiconductor device modeling; Silicon; Stress; Through-silicon vias;
Conference_Titel :
Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2012 7th International
Conference_Location :
Taipei
Print_ISBN :
978-1-4673-1635-4
Electronic_ISBN :
2150-5934
DOI :
10.1109/IMPACT.2012.6420253