Title :
Parameter Variability in Nanoscale Fabrics: Bottom-Up Integrated Exploration
Author :
Narayanan, Pritish ; Leuchtenburg, Michael ; Kina, Jorge ; Joshi, Prachi ; Panchapakeshan, Pavan ; Chui, Chi On ; Moritz, C. Andras
Author_Institution :
Univ. of Massachusetts Amherst, Amherst, MA, USA
Abstract :
Emerging nano-device based architectures will be impacted by parameter variation in conjunction with high defect rates. Variations in key physical parameters are caused by manufacturing imprecision as well as fundamental atomic scale randomness. In this paper, the impact of parameter variation on nanoscale computing fabrics is extensively studied through a novel integrated methodology across device, circuit and architectural levels. This integrated framework enables to study in detail the impact of physical parameter variation across all fabric layers for the first time. The framework, while generic, is explored extensively on the Nanoscale Application Specific Integrated Circuits (NASICs) nanowire fabric. For key physical parameters, the on current is found to vary by up to 3.5X. Circuit-level delay shows up to 40% deviation from nominal. Monte Carlo simulations using the architectural simulator found 67% nanoprocessor chips to operate below nominal frequencies due to variation. However, given high defect rates in nano-manufacturing, built-in fault tolerance needs to be incorporated for achieving acceptable yields. These techniques are shown to also ameliorate the effects of parameter variation.
Keywords :
Monte Carlo methods; application specific integrated circuits; fault tolerance; nanoelectronics; nanowires; Monte Carlo simulations; NASIC nanowire fabric; acceptable yields; architectural simulator; bottom-up integrated exploration; built-in fault tolerance; circuit-level delay; fundamental atomic scale randomness; key physical parameters; manufacturing imprecision; nano-device based architectures; nanomanufacturing; nanoprocessor chips; nanoscale application specific integrated circuits; nanoscale computing fabrics; nanoscale fabrics; parameter variability; parameter variation; Data models; Delay; Fabrics; Integrated circuit modeling; Logic gates; Nanoscale devices; Performance evaluation; Circuit Simulation; Delay Characterization; Device Simulation; NASICs; Nanoscale Fabrics; Parameter Variation; Semiconductor Nanowires;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems (DFT), 2010 IEEE 25th International Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-8447-8
DOI :
10.1109/DFT.2010.10