DocumentCode :
3076391
Title :
Digital background calibration of a 10 b 40 M sample/s parallel pipelined ADC
Author :
Fu, D. ; Dyer, K. ; Lewis, S. ; Hurst, P.
Author_Institution :
California Univ., Davis, CA, USA
fYear :
1998
fDate :
5-7 Feb. 1998
Firstpage :
140
Lastpage :
141
Abstract :
This time-interleaved pipelined ADC uses monolithic digital background calibration to overcome the effects of the offset and gain mismatches between channels. The contributions here are use of digital background calibration to overcome these mismatches and implementation of these techniques in conjunction with the ADCs on one CMOS IC. Background calibration is done by adding a calibration signal to the ADC input and processing both simultaneously. A potential advantage of this approach is that the calibration signal acts as dither and improves the linearity of the system.
Keywords :
calibration; 10 bit; CMOS IC; calibration signal; digital background calibration; dither; gain mismatches; linearity; offset mismatches; parallel pipelined ADC; time-interleaved circuit; Calibration; Dynamic range; Frequency conversion; High definition video; Pipelines; Power dissipation; Prototypes; Signal resolution; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-4344-1
Type :
conf
DOI :
10.1109/ISSCC.1998.672407
Filename :
672407
Link To Document :
بازگشت