• DocumentCode
    3078071
  • Title

    Design and Implementation of HDLC Protocol and Manchester Encoding Based on FPGA in Train Communication Network

  • Author

    Li, Guozheng ; Tan, Nanlin

  • Author_Institution
    State Key Lab. of Rail Traffic Control & Safety, Beijing Jiaotong Univ., Beijing, China
  • Volume
    1
  • fYear
    2010
  • fDate
    4-6 June 2010
  • Firstpage
    105
  • Lastpage
    108
  • Abstract
    This article has designed a set of train communication network link layer and physical layer implementations. The program uses a top-down design method developed the FPGA and the ARM as the core of the circuit diagrams. The data between two pairs transmit by a dual-FIFO. By analyzing the existing implementation HDLC Protocol approach proposed HDLC protocol implementations using FPGA. And the use of FPGA on-chip all-digital phase-locked loop to extract the bit synchronous clock to achieve the Manchester encoding and decoding. In the finished making the actual PCB for the actual test, the results have verified the accuracy and reliability of the design.
  • Keywords
    encoding; field programmable gate arrays; protocols; railway communication; synchronisation; ARM; FIFO; FPGA; HDLC protocol; Manchester encoding; bit synchronous clock; high-level data link control; train communication network; Circuits; Clocks; Communication networks; Data mining; Design methodology; Encoding; Field programmable gate arrays; Phase locked loops; Physical layer; Protocols; Bit Synchronous; DPLL; FPGA; HDLC; Manchester Code;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Information and Computing (ICIC), 2010 Third International Conference on
  • Conference_Location
    Wuxi, Jiang Su
  • Print_ISBN
    978-1-4244-7081-5
  • Electronic_ISBN
    978-1-4244-7082-2
  • Type

    conf

  • DOI
    10.1109/ICIC.2010.33
  • Filename
    5514223