Title : 
An all-digital built-in self-test technique for transfer function characterization of RF PLLs
         
        
            Author : 
Ping-Ying Wang ; Hsiu-Ming Chang ; Kwang-Ting Cheng
         
        
            Author_Institution : 
MediaTek, Inc., Taiwan
         
        
        
        
        
        
            Abstract : 
This paper presents an all-digital built-in self-test (BIST) technique for characterizing the error transfer function of RF PLLs. This BIST scheme, with on-chip stimulus synthesis and response analysis completely done in the digital domain, achieves high-accuracy characterization and is applicable to a wide range of PLL architectures. For the popular sigma-delta fractional-N RF PLLs, the added circuitry required for this BIST solution is all digital except a bang-bang phase-frequency detector (BB-PFD), which incurs an area of only 0.0001 mm2 for our implementation in a 65 nm CMOS technology. The silicon characterization results at 3.6 GHz reported by this BIST solution and by explicit measurement have a root-mean-square difference of 0.375 dB only.
         
        
            Keywords : 
CMOS integrated circuits; built-in self test; phase locked loops; transfer functions; CMOS technology; PLL architectures; all-digital built-in self-test; bang-bang phase-frequency detector; error transfer function; on-chip stimulus synthesis; response analysis; sigma-delta fractional-N RF PLLs; transfer function characterization; Built-in self-test; Frequency modulation; Noise; Phase frequency detector; Phase locked loops; Radio frequency; Transfer functions; BIST; PLL; frequency modulator; frequency synthesizer;
         
        
        
        
            Conference_Titel : 
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
         
        
            Conference_Location : 
Grenoble
         
        
        
            Print_ISBN : 
978-1-61284-208-0
         
        
        
            DOI : 
10.1109/DATE.2011.5763063