DocumentCode :
3079749
Title :
On the nature and inadequacies of transport timing delay constructs in VHDL descriptions
Author :
Walker, Peter A. ; Ghosh, Sumit
Author_Institution :
Div. of Eng., Brown Univ., Providence, RI, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
128
Lastpage :
130
Abstract :
The design of VHDL transport delay uses an implicit assumption that bus with multiple taps, only one tap is a driver and the signal reaches the other taps delayed only by the time necessary for the electro-magnetic propagation. Perturbation due to reflection at the intermediate taps, is ignored and this results in incorrect timing behavior. This paper proposes extensions to VHDL grammar and defines new semantics in the language to accurately capture and model the transport timing behavior of buses with multiple, distinct taps
Keywords :
delays; hardware description languages; timing; VHDL descriptions; VHDL grammar; VHDL transport delay; electromagnetic propagation; transport timing behavior; transport timing delay constructs; Circuit simulation; Computational modeling; Delay effects; Hardware; Propagation delay; Space vector pulse width modulation; Tiles; Timing; Transmission lines; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563544
Filename :
563544
Link To Document :
بازگشت