DocumentCode :
3079879
Title :
Design methodology for runtime reconfigurable FPGA: from high level specification down to implementation
Author :
Berthelot, Florent ; Nouvel, Fabienne ; Houzet, Dominique
Author_Institution :
INSA, Rennes, France
fYear :
2005
fDate :
2-4 Nov. 2005
Firstpage :
497
Lastpage :
502
Abstract :
In this paper we present an automatic design generation methodology for heterogeneous architectures composed of processors, DSPs and FPGAs. This methodology is based on an adequation algorithm architecture where application is represented by a control data flow graph and architecture by an architecture graph. We focus on how to take into account specificities of partially reconfigurable components during the adequation process and for the design generation. We present a method, which generates automatically the design for both fixed and partially reconfigurable parts of a FPGA. This method uses prefetching technic to minimize reconfiguration latency of runtime reconfiguration and buffer merging to minimize memory requirements of the generated design.
Keywords :
data flow graphs; digital signal processing chips; field programmable gate arrays; network synthesis; reconfigurable architectures; DSP; adequation algorithm architecture; control data flow graph; heterogeneous architectures; runtime reconfigurable FPGA; Application software; Computer architecture; Delay; Design methodology; Digital signal processing; Field programmable gate arrays; Flow graphs; Hardware; Runtime; Telecommunication standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579919
Filename :
1579919
Link To Document :
بازگشت