DocumentCode :
3079897
Title :
Interconnection optimized path metric access scheme for k/n-rate Viterbi decoders
Author :
Järvinen, Tuomas ; Salmela, Perttu ; Takala, Jarmo
Author_Institution :
Tampere Univ. of Technol., Finland
fYear :
2005
fDate :
2-4 Nov. 2005
Firstpage :
503
Lastpage :
508
Abstract :
Path metric computation in Viterbi decoders is a crucial task where previously computed path metrics are used as input values. If an area-efficient decoder is preferred, mapping the Viterbi algorithm onto reduced computational resources becomes attractive. This implies a need for path metric storage and an interconnection network between parallel computation units and path metric memories. In this paper, an efficient access scheme for path metric computations is presented, which reduces the interconnection complexity. The scheme supports different code rates, number of states, and parallelism of the decoder. It utilizes an in-place update method resulting in minimum path metric memory usage. Further memory savings are achieved by merging several path metrics into one memory word, which reduces the number of memory modules. The interconnections have been simplified reducing the number of connection patterns with efficient scheduling of path metric computations. With certain design parameters, a simple hardwired interconnection network is achieved.
Keywords :
Viterbi decoding; multiprocessor interconnection networks; hardwired interconnection network; memory modules; optimized path metric access scheme; rate Viterbi decoders; Computer networks; Concurrent computing; Convolutional codes; Error correction codes; Maximum likelihood decoding; Merging; Multiprocessor interconnection networks; Parallel processing; Processor scheduling; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579920
Filename :
1579920
Link To Document :
بازگشت