DocumentCode :
3079991
Title :
Power management verification experiences in Wireless SoCs
Author :
Kapoor, Bhanu ; Hunter, Alan ; Tiwari, Prapanna
Author_Institution :
Mimasic, Richardson, TX, USA
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
2
Abstract :
We look into the validation a power managed ARM Cortex A-8 core used in SoCs targeted for mobile segment. Low Power design techniques used on the chip include clock gating, voltage scaling, and power gating. We focus on the verification challenges faced in designing the processor core including RTL modeling of power switches, isolation, and level-shifting cells, simulation of voltage ramps, generation of appropriate control signals to put the device into various power states, and ensuring correct operation of chip in these states as well as during the transitions between these states.
Keywords :
electronic engineering computing; multiprocessing systems; power aware computing; system-on-chip; ARM cortex A-8 core; RTL modeling; clock gating; control signal; level-shifting cell; mobile segment; power gating; power management verification experience; power switch; processor; voltage ramp; voltage scaling; wireless SoC; Batteries; Clocks; Control systems; Power supplies; Process control; System-on-a-chip; Voltage control; ARM Cortex A-8; dynamic volatage scaling; isolatio; low power; power gating; power switches; verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763089
Filename :
5763089
Link To Document :
بازگشت