DocumentCode :
3080572
Title :
Efficient mapping on FPGA of a Viterbi decoder for wireless LANs
Author :
Angarita, F. ; Perez-Pascual, A. ; Sansaloni, T. ; Valls, J.
Author_Institution :
Dept. de Ingegnieria Electron., Univ. Politecnica de Valencia, Spain
fYear :
2005
fDate :
2-4 Nov. 2005
Firstpage :
710
Lastpage :
715
Abstract :
In this paper an optimized hardware implementation on FPGA of a Viterbi decoder is presented for WLAN. A fixed-point analysis is made and its performance is compared with a soft decision decoding floating point model with CSI weight. Only 6 bits are needed to perform the soft quantification and 7 bits to the CSI, in order to maintain the performance of the floating point model. A normalization method is proposed to increase the throughput of the decoder, being possible to decode 172 Mbps when it is implemented in a Virtex 2 device. Power consumption results of the decoder implementation are presented for Hiperlan/2 maximum rate. Moreover, it has been shown that it is possible to reduce the power consumption disabling the unnecessary hardware depending on the WLAN modes.
Keywords :
Viterbi decoding; field programmable gate arrays; power consumption; wireless LAN; FPGA mapping; Hiperlan-2 maximum rate; Virtex 2 device; Viterbi decoder; decoder implementation; fixed-point analysis; hardware implementation; normalization method; power consumption reduction; soft decision decoding floating point model; wireless LAN; Convolutional codes; Decoding; Field programmable gate arrays; Forward error correction; Hardware; Local area networks; Modulation coding; OFDM; Viterbi algorithm; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579957
Filename :
1579957
Link To Document :
بازگشت