DocumentCode :
3081509
Title :
Robustness analysis of 6T SRAMs in memory retention mode under PVT variations
Author :
Vatajelu, Elena I. ; Figueras, Joan
Author_Institution :
Dept. of Electron. Eng., Univ. Politec. de Catalunya (UPC), Barcelona, Spain
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Process variability is becoming a major challenge in CMOS design of general and embedded SRAMs in particular due to continuous device scaling. The main problems are the increased static power and reduced operating margins, robustness and reliability. A common way to reduce the static power consumption of an SRAM memory array is to decrease its supply voltage when in memory retention mode. However, this leads to a further reduction in memory robustness. The most common tool for statistical analysis of circuits under process variability is standard Monte Carlo simulation which has been proven to be too expensive when applied on an ultra dense SRAM. In this paper a statistical robustness analysis method is proposed based on decoupling statistical integration from robustness region determination in the parameter domain. The robustness is estimated with a ~ 556X speed up relation to Monte Carlo and an error of ~ 1%.
Keywords :
Monte Carlo methods; SRAM chips; statistical analysis; Monte Carlo simulation; PVT variations; SRAM memory array; decoupling statistical integration; memory retention mode; process variability; robustness analysis; static power consumption; statistical analysis; 6T SRAM; Data Retention; PVT Variability; Robustness Analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763159
Filename :
5763159
Link To Document :
بازگشت