Title :
Low-cost advanced encryption standard (AES) VLSI architecture: a minimalist bit-serial approach
Author :
Hernandez, Orlando J. ; Sodon, Thomas ; Adel, Michael
Abstract :
This paper presents a novel minimum cost architecture for the advanced encryption standard (AES) algorithm. This architecture uses a bit-serial approach, and it is suitable for VLSI implementations. By utilizing a true bit-serial design, this architecture can be used for cost sensitive applications that require high security, such as security system human interfaces, point of sale terminals, and infotainment kiosks. This AES architecture can be used as a coprocessor integrated with an inexpensive microcontroller in a system-on-a-chip (SoC) platform. The prototyping of the architecture is presented as well.
Keywords :
VLSI; coprocessors; cryptography; system-on-chip; AES; SoC; advanced encryption standard; coprocessor; infotainment kiosks; low-cost VLSI architecture; microcontroller; minimalist bit-serial approach; point of sale terminals; security system human interfaces; system-on-a-chip; Coprocessors; Costs; Cryptography; Humans; Marketing and sales; Microcontrollers; Prototypes; Security; System-on-a-chip; Very large scale integration;
Conference_Titel :
SoutheastCon, 2005. Proceedings. IEEE
Print_ISBN :
0-7803-8865-8
DOI :
10.1109/SECON.2005.1423230