DocumentCode :
3082260
Title :
Variability aware modeling for yield enhancement of SRAM and logic
Author :
Miranda, Miguel ; Zuber, Paul ; Dobrovolný, Petr ; Roussel, Philippe
Author_Institution :
CMOS Technol. Dept., imec, Leuven, Belgium
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Anticipating silicon response in the presence or process variability is essential to avoid costly silicon re-spins. EDA industry is trying to provide the right set of tools to designers for statistical characterization of SRAM and logic. Yet design teams (also in foundries) are still using classical corner based characterization approaches. On the one hand the EDA industry fails to meet the demands on the appropriate functionality of the tools. On the other hand, design teams are not yet fully aware of the trade-offs involved when designing under extreme process variability. This paper summarizes the challenges for statistical characterization of SRAM and logic. It describes the key features of a set of prototype tools addressing that required functionality together with their application to a number of case studies aiming at enhancing yield at product level.
Keywords :
integrated circuit modelling; logic circuits; random-access storage; statistical analysis; EDA industry; SRAM; corner based characterization; logic; process variability; silicon re-spins; silicon response; statistical characterization; variability aware modeling; yield enhancement; Accuracy; Analytical models; Correlation; Integrated circuit modeling; Random access memory; Sensitivity analysis; US Department of Energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763193
Filename :
5763193
Link To Document :
بازگشت