Title :
Hyper-graph based partitioning to reduce DFT cost for pre-bond 3D-IC testing
Author :
Kumar, Amit ; Reddy, Sudhakar M. ; Pomeranz, Irith ; Becker, Bernd
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Iowa, Iowa City, IA, USA
Abstract :
3D IC technology has demonstrated significant performance and power gains over 2D. However, for technology to be viable yield should be increased. Testing a complete 3D IC after stacking leads to an exponential decay in yield. Pre-bond tests are required to insure correct functionality of the die. In this work we propose a hypergraph based biased netlist partitioning scheme scheme for pre-bond testing of individual dies to reduce extra-hardware (flip-flops) required. Further reduction in hardware is achieved by a logic cone based flip-flop sharing scheme. Simulation results on ISCAS89 benchmark circuits and several industrial benchmarks demonstrate the effectiveness of the proposed approach.
Keywords :
flip-flops; graph theory; integrated circuit testing; DFT cost reduction; ISCAS89 benchmark circuits; exponential decay; hypergraph based biased netlist partitioning scheme; logic cone based flip-flop sharing scheme; prebond 3D-IC testing; Algorithm design and analysis; Merging; Partitioning algorithms; Testing; Three dimensional displays; Through-silicon vias;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
Print_ISBN :
978-1-61284-208-0
DOI :
10.1109/DATE.2011.5763230