Title :
Aging-aware timing analysis and optimization considering path sensitization
Author :
Wu, Kai-Chiang ; Marculescu, Diana
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
Device aging, which causes significant loss on circuit performance and lifetime, has been a main factor in reliability degradation of nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional down-scaling of supply voltage, necessitate an aging-aware analysis and optimization flow during early design stages. Since only a small portion of critical and near-critical paths can be sensitized and may determine the circuit delay under aging, path sensitization should also be explicitly addressed for more accurate and efficient optimization. In this paper, we first investigate the impact of path sensitization on aging-aware timing analysis and then present a novel framework for aging-aware timing optimization considering path sensitization. By extracting and manipulating critical sub-circuits accounting for the effective circuit delay, our proposed framework can reduce aging-induced performance degradation to only 1.21% or one-seventh of the original performance loss with less than 2% area overhead.
Keywords :
ageing; circuit optimisation; circuit reliability; integrated circuit design; nanoelectronics; timing circuits; aggressive technology; aging-aware timing analysis; aging-aware timing optimization; circuit delay; circuit lifetime; circuit performance; critical subcircuit; device aging; nanoscale design; optimization flow; path sensitization; reliability degradation; supply voltage; Aging; Automatic test pattern generation; Delay; Logic gates; Optimization; Transistors;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
Print_ISBN :
978-1-61284-208-0
DOI :
10.1109/DATE.2011.5763249