Title :
An efficient and scalable STA tool with direct path estimation and exhaustive sensitization vector exploration for optimal delay computation
Author :
Barceló, Salvador ; Gili, Xavier ; Bota, Sebastià ; Segura, Jaume
Author_Institution :
Univ. of Balearic Islands (UIB), Palma de Mallorca, Spain
Abstract :
We present a STA tool based on a single-pass true path computation that efficiently determines the critical path list Given that it does not rely on a two-step process it can be programmed to find efficiently the N true paths from a circuit We also report and analyze the dependence of complex gates delay with the sensitization vector and its variation (that gets up to 15% in 65 nm technologies), and consider such effect in the path delay estimation Delay is computed from a simple polynomial analytical description that requires a one-time library parameter extraction process, making it highly scalable. Results on combinational ISCAS synthesized for three technologies (130 nm, 90 nm and 65 nm) provide better results in computation time, number of paths reported and delay estimation for these paths compared to a commercial tool.
Keywords :
electronic engineering computing; integrated circuit design; logic design; timing; STA tool; combinational ISCAS synthesis; complex gates delay; delay estimation; direct path estimation; exhaustive sensitization vector exploration; one time library parameter extraction process; optimal delay computation; polynomial analytical description; single pass true path computation; size 130 nm; size 65 nm; size 90 nm; delay-model; timing-analysis;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
Print_ISBN :
978-1-61284-208-0
DOI :
10.1109/DATE.2011.5763254