DocumentCode :
3084076
Title :
Circuit and DFT techniques for robust and low cost qualification of a mixed-signal SoC with integrated power management system
Author :
Balasubramanian, Lakshmanan ; Sabbarwal, Puneet ; Mittal, Rajesh Kumar ; Narayanan, Prakash ; Dash, Ranjit Kumar ; Kudari, Anand Devendra ; Manian, Srikanth ; Polarouthu, Sudhir ; Parthasarathy, Harikrishna ; Vijayaraghavan, Ravi C. ; Turkewadikar, Sachin
Author_Institution :
Texas Instrum. India Private Ltd., Bangalore, India
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper discusses some specific circuit, and analog DFT techniques and methodologies used in integrated power management (PM) systems to overcome challenges of mixed-signal SoC qualification. They are mainly targeted at achieving the following: 1. Enabling the robust digital and system level test and burn-in (BI) with external supplies by disabling the on-chip PM with robust power-on performance, 2. Minimising external on-board active components in BI board and making the whole BI process more robust, 3. Making the IDDQ tests more robust, increasing the IDDQ sensitivity by less error prone design methods and enabling IDDQ tests possible on analog supplies, and 4. Defining separate BI strategy for the whole PM modules on-chip and enabling it by targeted analog test modes.
Keywords :
design for testability; integrated circuit design; minimisation; mixed analogue-digital integrated circuits; power supply circuits; system-on-chip; BI process; IDDQ tests; IDDQ sensitivity; PM modules on-chip; PM systems; analog DFT techniques; analog supply; burn-in with external supply; circuit techniques; error prone design methods; external on-board active components; integrated power management systems; low cost qualification; mixed-signal SoC qualification; on-chip PM; robust digital; robust power-on performance; robust qualification; system level test; targeted analog test modes; Bismuth; Discrete Fourier transforms; Logic gates; Power supplies; Qualifications; Robustness; System-on-a-chip; Burn-in; IDDQ; analog DFT; electrical reliability qualification; power management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763281
Filename :
5763281
Link To Document :
بازگشت