DocumentCode :
3084104
Title :
Hierarchical analogue design and behavioural modelling
Author :
Zimmer, T. ; Milet-Lewis, N. ; Fakhfakh, A. ; Ardouin, B. ; Levi, H. ; Duluc, J.B. ; Fouillat, P.
Author_Institution :
Lab. IXL, Bordeaux I Univ., Talence, France
fYear :
1999
fDate :
1999
Firstpage :
59
Lastpage :
60
Abstract :
This paper describes a new project oriented course which has been set-up recently at the University of Bordeaux, France, in co-operation with the institute of Microelectronics Bordeaux IXL. This course, held within the curriculum of the microelectronics engineer education, introduces the concept of hierarchical design of analogue circuits and analogue HDL like VerilogA or VHDL-AMS circuit modelling to the students. It is composed of a short lecture part and a major laboratory part where well-known design software is used. A phase-locked-loop (PLL), defined in the literature, has been taken as a design example to be investigated by the students. The scope of this course is to familiarise the behavioural modelling approach during the design phase of analogue circuits
Keywords :
analogue integrated circuits; educational courses; electronic engineering education; hardware description languages; integrated circuit design; France; VHDL-AMS circuit modelling; VerilogA; analogue HDL; behavioural modelling approach; curriculum; hierarchical analogue circuit design; microelectronics engineer education; phase-locked-loop; project oriented course; students; university; Argon; Circuit simulation; Design methodology; Electrical capacitance tomography; Equations; Frequency; Hardware design languages; Identity-based encryption; Microelectronics; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Systems Education, 1999. MSE'99. IEEE International Conference on
Conference_Location :
Arlington, VA
Print_ISBN :
0-7695-0312-8
Type :
conf
DOI :
10.1109/MSE.1999.787037
Filename :
787037
Link To Document :
بازگشت