DocumentCode :
3084717
Title :
Predicting bus contention effects on energy and performance in multi-processor SoCs
Author :
Penolazzi, Sandro ; Sander, Ingo ; Hemani, Ahmed
Author_Institution :
Dept. of Electron. Syst., KTH, Stockholm, Sweden
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
We present a high-level method for rapidly and accurately predicting bus contention effects on energy and performance in multi-processor SoCs. Unlike most other approaches, which rely on Transaction-Level Modeling (TLM), we infer the information we need directly from executing the algorithmic specification, without needing to build any high-level architectural model. This results in higher estimation speed and allows us to maintain our prediction results within ~2% of gate-level estimation accuracy.
Keywords :
microprocessor chips; system-on-chip; algorithmic specification; bus contention effect prediction; gate-level estimation; multiprocessor SoC; Energy consumption; Energy measurement; Equations; Estimation; Mathematical model; Program processors; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763312
Filename :
5763312
Link To Document :
بازگشت