DocumentCode :
3086179
Title :
Parasitic-aware design and optimization of CMOS RF integrated circuits
Author :
Gupta, R. ; Allstot, D.J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR, USA
Volume :
3
fYear :
1998
fDate :
7-12 June 1998
Firstpage :
1867
Abstract :
The need for higher integration and lower cost personal communication systems (PCS) has motivated extensive efforts to develop CMOS RF integrated circuits which meet the performance requirements of current and future standards such as IS-95, GSM, DECT, etc. However, power losses associated with on-chip inductor, device, and package parasitics have impeded the full integration of power-efficient CMOS RF ICs. In this paper, we describe a custom CAD synthesis and optimization tool which enables RF chip/package design for optimum circuit performance. A fully-integrated CMOS power amplifier (PA) illustrates the efficacy of this approach.
Keywords :
CMOS integrated circuits; UHF integrated circuits; circuit CAD; circuit optimisation; equivalent circuits; integrated circuit design; integrated circuit modelling; integrated circuit packaging; simulated annealing; CMOS RF integrated circuits; RF chip/package design; RFICs; custom CAD tool; optimization tool; parasitic-aware design; parasitic-aware optimization; planar inductor modelling; power losses; synthesis tool; CMOS integrated circuits; Communication standards; Costs; Design optimization; GSM; Packaging; Personal communication networks; Radio frequency; Radiofrequency integrated circuits; Standards development;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest, 1998 IEEE MTT-S International
Conference_Location :
Baltimore, MD, USA
ISSN :
0149-645X
Print_ISBN :
0-7803-4471-5
Type :
conf
DOI :
10.1109/MWSYM.1998.700852
Filename :
700852
Link To Document :
بازگشت