DocumentCode :
3086907
Title :
Design and Implementation of a 64-bit RISC Processor Using VHDL
Author :
Sharma, Rohit ; Sehgal, Vivek Kumar ; Nitin, Nitin ; Bhasker, Pranav ; Verma, Ishita
Author_Institution :
Dept. of Comput. Sci. & Eng., Jaypee Univ. of Inf. Technol., Solan
fYear :
2009
fDate :
25-27 March 2009
Firstpage :
568
Lastpage :
573
Abstract :
In the present paper, we present the design and implementation of a 64-bit reduced instruction set (RISC) processor with built-in-self test (BIST) features. A built-in self-test (BIST) or built-in test (BIT) is a mechanism that permits a machine to test itself. Key features of the design including its architecture, datapath, and instruction set are presented. The design is implemented using VHDL and verified on Xilinx ISE simulator. The processor is designed keeping in mind specific applications. The proposed design may find applications where automation and control is required.Illustrations highlight the typical use of our processor in bottling plants and control of robotic movements using exhaustive simulations. Future applications may include its use in vending machines, ATMs, mobile phones, and portable gaming kits.
Keywords :
built-in self test; circuit analysis computing; hardware description languages; reduced instruction set computing; ATM; RISC processor; VHDL; Xilinx ISE simulator; built-in test; built-in-self test; mobile phones; portable gaming kits; reduced instruction set processor; vending machines; Automatic control; Automatic testing; Bottling; Built-in self-test; Design automation; Mobile handsets; Process design; Reduced instruction set computing; Robot control; Robotics and automation; BIST; BIT; RISC; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Modelling and Simulation, 2009. UKSIM '09. 11th International Conference on
Conference_Location :
Cambridge
Print_ISBN :
978-1-4244-3771-9
Electronic_ISBN :
978-0-7695-3593-7
Type :
conf
DOI :
10.1109/UKSIM.2009.30
Filename :
4809827
Link To Document :
بازگشت