Title :
Coupling-aware minimum delay optimization for domino logic circuits
Author :
Kim, Ki Wook ; Jung, Seong Ook ; Kang, Sung Mo
Author_Institution :
Dept. of Electr. Eng., Illinois Univ., Urbana, IL, USA
Abstract :
Minimum delay associated with the hold time requirement is a concern to circuit designers, since race-through hazards are inherent to any multiple clock organization or clock distribution tree irrespective of clock frequency. The monotonic property of domino logic aggravates the min-delay path failure through coupling-induced speedup. To tackle the min-delay problem for domino logic, we propose a min-delay optimization algorithm considering coupling effects. Experimental results indicate that our algorithm yields significant increase of min-delay without incurring max-delay violation
Keywords :
capacitance; circuit CAD; circuit optimisation; delay estimation; hazards and race conditions; integrated logic circuits; logic CAD; clock distribution tree; coupling capacitance; coupling effects; coupling-aware minimum delay optimization; coupling-induced speedup; domino logic circuits; hold time requirement; min-delay path failure; monotonic property; multiple clock organization; race-through hazards; CMOS logic circuits; Clocks; Coupling circuits; Delay effects; Frequency; Latches; Logic circuits; Parasitic capacitance; Time factors; Timing;
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
DOI :
10.1109/ISCAS.2001.922062