DocumentCode :
3087147
Title :
Delay bound determination for timing closure satisfaction
Author :
Azemard, N. ; Aline, M. ; Auvergne, D.
Author_Institution :
LIRMM, Univ. des Sci. et Tech. du Languedoc, Montpellier, France
Volume :
5
fYear :
2001
fDate :
2001
Firstpage :
375
Abstract :
Minimizing the number of iterations to satisfy performance constraints when designing complex circuits implies as well as a good prediction of the place and route interconnect capacitance, a good knowledge of the feasibility of the constraint imposed on the different circuit parts. We present a method to determine the feasibility of the delay constraint imposed on a circuit path. From a layout oriented study of the path delay distribution, we show how to obtain the upper and lower bounds for delay on combinational paths. Then we characterize these bounds and present a method to determine, on the path under study, the average weighted loading factor which allows one to satisfy the delay constraint. Example of application is given on different ISCAS circuits
Keywords :
circuit CAD; circuit optimisation; delay estimation; digital integrated circuits; timing; average weighted loading factor; combinational paths; delay bound determination; delay constraint feasibility; layout oriented study; lower bounds; path delay distribution; performance constraints; timing closure satisfaction; transistor sizing; upper bounds; Capacitance; Constraint optimization; Costs; Delay; Informatics; Integrated circuit interconnections; Laboratories; Microelectronics; Robots; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922063
Filename :
922063
Link To Document :
بازگشت