DocumentCode :
3088631
Title :
Task Graph Generation
Author :
Saad, E.M. ; El Adawy, M. ; Keshk, H.A. ; Habashy, Shahira M.
Author_Institution :
Helwan Univ., Cairo
Volume :
0
fYear :
2006
fDate :
14-16 March 2006
Firstpage :
1
Lastpage :
9
Abstract :
There are many intelligent design tools available, which are being used at the highest level of abstraction. These tools are very effective in solving the hardware/software co-synthesis problems. These tools require the input specification of the problem to be in the form of one or more task graph. Currently, one major problem is that many real time embedded system designs are specified in high level programming languages, not task graphs. The designer can manually transform the input specification from the used computer language to a task graph form, but this job has tedious and error prone problems. The task graph generation described in this paper reduces the potential for error and time required by automating the task graph process
Keywords :
embedded systems; graph theory; hardware-software codesign; high level languages; computer language; hardware-software co-synthesis problem; high level programming language; intelligent design tool; real time embedded system design; task graph generation; Analytical models; Computational modeling; Computer errors; Computer languages; Concurrent computing; Design engineering; Hardware; Parallel programming; Real time systems; Software tools;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Science Conference, 2006. NRSC 2006. Proceedings of the Twenty Third National
Conference_Location :
Menoufiya
Print_ISBN :
977-5031-84-2
Electronic_ISBN :
977-5031-84-2
Type :
conf
DOI :
10.1109/NRSC.2006.386361
Filename :
4275158
Link To Document :
بازگشت