DocumentCode :
3088696
Title :
Testing complementary pass-transistor logic circuits
Author :
Rashid, A. B M Harun-ur ; Karim, Muzahidul ; Aziz, S.M.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bangladesh Univ. of Eng. & Technol., Dhaka, Bangladesh
Volume :
4
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
5
Abstract :
Behavior of basic and complex logic gates using complementary pass-transistor logic (CPL) under various single-stuck faults are investigated. The result shows that all stuck-on faults in the basic CPL gates can be detected by current monitoring, but no logic monitoring is possible. Similarly all bridging faults between gate and source of basic CPL gates can be detected only by current monitoring. However, for bridging faults between gate and drain of basic CPL gates, it is shown that all faults can be detected by current monitoring, except for the MOS devices having same input variable at the gate and the drain terminal. All stuck-open faults in the basic CPL gates are detectable by logic monitoring using appropriate two-pattern test. Testability analysis of CPL full adder under single stuck-on fault shows that stuck-on fault on all the MOS transistors of the SUM logic and the CARRY logic circuit can be detected by signal source current monitoring with appropriate test vectors. For some of these test vectors the fault can also be detected by logic monitoring, but in all cases this is also accompanied by a large flow of signal source current. Finally it is concluded that current monitoring (IDDQ testing) is the best method for fault detection in CPL circuits and gives a very wide range of fault coverage
Keywords :
VLSI; adders; automatic test pattern generation; fault diagnosis; integrated circuit testing; logic gates; logic testing; CPL gates; bridging faults; complementary pass-transistor logic circuits; current monitoring; fault coverage; full adder; input variable; logic gates; logic monitoring; signal source current; single-stuck faults; stuck-on faults; stuck-open faults; test vectors; testability analysis; two-pattern test; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Input variables; Logic circuits; Logic gates; Logic testing; MOS devices; Monitoring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922154
Filename :
922154
Link To Document :
بازگشت