Title :
Implementation of four real-time software defined receivers and a space-time decoder using Xilinx Virtex 2 pro field programmable gate array
Author :
Green, Peter J. ; Taylor, Desmond P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Canterbury Univ., Christchurch, New Zealand
Abstract :
This paper describes the concept, architecture, development and demonstration of a real time, high performance, software defined 4-receiver system and a space time decoder to be implemented on a Xilinx Virtex 2 pro field programmable gate array. It is designed and developed for research into receiver diversity and multiple input and multiple output (MIMO) wireless systems. Each receiver has a freescale DSP56321 digital signal processor (DSP) to run synchronization, channel state estimation and equalization algorithms. The system is software defined to allow for flexibility in the choice of receiver demodulation formats, output data rates and space-time decoding schemes. Hardware, firmware and software aspects of the receiver and space time decoder system to meet design requirements are discussed.
Keywords :
MIMO systems; channel estimation; digital signal processing chips; field programmable gate arrays; firmware; radio receivers; software radio; space-time codes; synchronisation; wireless channels; Xilinx Virtex 2 pro field programmable gate array; channel state estimation; equalization algorithm; freescale DSP56321 digital signal processor; multiple input-multiple output wireless systems; real-time software defined receivers; receiver demodulation; receiver diversity; receiver firmware; space-time decoder; synchronization algorithm; Channel estimation; Computer architecture; Decoding; Digital signal processing; Digital signal processors; Field programmable gate arrays; MIMO; Real time systems; Software performance; Software systems;
Conference_Titel :
Electronic Design, Test and Applications, 2006. DELTA 2006. Third IEEE International Workshop on
Print_ISBN :
0-7695-2500-8
DOI :
10.1109/DELTA.2006.56