DocumentCode :
3089521
Title :
Synthesis of nanoelectronic circuits on delay-insensitive cellular arrays
Author :
Di, Jia ; Lala, P.K. ; Vasudevan, D.
Author_Institution :
Dept. of Comput. Sci. & Comput. Eng., Arkansas Univ., Fayetteville, AR
fYear :
2006
fDate :
17-19 Jan. 2006
Lastpage :
156
Abstract :
The difficulties of designing nanoscale circuits include the need for regular circuit structure and controlling the timing requirements. A cellular array has highly regular structure. The cells are adjacent to each other and are able to process signals based on simple transition rules. In delay-insensitive circuits the delay on a signal path does not affect circuit behavior. The combination of delay-insensitive circuit style and cellular arrays makes it possible to implement nanoscale circuits. This paper proposes a technique to synthesize and implement logic functions in Reed-Muller form onto cellular arrays. The resulting circuits have delay-insensitivity and high modularity
Keywords :
cellular arrays; integrated circuit design; integrated logic circuits; logic design; nanoelectronics; Reed-Muller form; cellular arrays; delay-insensitive circuits; logic functions; nanoelectronic circuit synthesis; timing requirements control; Circuit synthesis; Clocks; Delay; Logic arrays; Logic circuits; Logic devices; Logic functions; Rails; Signal synthesis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2006. DELTA 2006. Third IEEE International Workshop on
Conference_Location :
Kuala Lumpur
Print_ISBN :
0-7695-2500-8
Type :
conf
DOI :
10.1109/DELTA.2006.84
Filename :
1581204
Link To Document :
بازگشت