Title :
A Design of 14-bits ADC and DAC for CODEC Applications in 0.18 µm CMOS Process
Author :
Ko, DongHyun ; Jung, JiHoon ; Pu, YoungGun ; Sung, Sangkyung ; Lee, KangYoon ; Nam, Chul
Abstract :
This paper presents a sigma-delta modulation ADC(analog-to-digital converter) and DAC(digital-to-analog converter) for CODEC applications using 0.18 um CMOS process. In the ADC parts, two sigma-delta modulators with 84 dB SNR are designed for the stereo applications, and their outputs are merged at the digital domain before decimation filter. Digital decimation filter is integrated with the analog sigma-delta modulators for the full ADC operation. In the DAC parts, the digital data is first processed at the interpolator filters, and modulated by the following sigma-delta modulators. To reduce the mismatch effect of the following DAC, the dynamic element matching method is proposed in this paper. It is designed with 0.18 mum CMOS process. The simulated SNR is about 100 dB, and the power consumption is 40 mA.
Keywords :
CMOS integrated circuits; codecs; digital filters; digital-analogue conversion; integrated circuit design; sigma-delta modulation; CMOS process; CODEC applications; DAC operation; SNR; analog sigma-delta modulators; analog-to-digital converter; current 40 mA; digital decimation filter; digital-to-analog converter; dynamic element matching method; interpolator filters; power consumption; sigma-delta modulation ADC design; size 0.18 mum; stereo applications; Analog-digital conversion; Bandwidth; CMOS process; Circuits; Clocks; Codecs; Delta-sigma modulation; Digital filters; Digital modulation; Switches; ADC(Analog-to-Digital Converter); DAC (Digital-to-Analog Converter); Sigma-Delta Modulator;
Conference_Titel :
Electronic Design, Test and Applications, 2008. DELTA 2008. 4th IEEE International Symposium on
Conference_Location :
Hong Kong
Print_ISBN :
978-0-7695-3110-6
DOI :
10.1109/DELTA.2008.124