DocumentCode :
3090134
Title :
Systematic analysis of bounds on power consumption in pipelined and non-pipelined multipliers
Author :
Satyanarayana, Janardhan E. ; Parhi, Keshab K. ; Song, Leilei ; Chang, Yun-Nan
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
492
Lastpage :
499
Abstract :
The paper presents a systematic theoretical approach for the analysis of bounds on power consumption in Baugh-Wooley, binary tree and Wallace tree multipliers. This is achieved by first developing state transition diagrams (STDs) for the sub circuits making up the multipliers. The STD is comprised of states and edges, with the edges representing a transition (switching activity) from one state to another in the sub circuit. Then, maximum (minimum) energy values associated with the edges constituting the STDs are used to derive the zipper (lower) bound in both non pipelined and p-bit level pipelined multipliers. It is shown that as p is decreased, the upper bound approaches the lower bound. Moreover, based on the theoretical analysis we conclude that the upper bound in a Baugh-Wooley multiplier has a cubic dependence on the word length, while that in a binary tree multiplier has a quadratic dependence on the word length
Keywords :
CMOS logic circuits; adders; integrated circuit modelling; multiplying circuits; pipeline arithmetic; power consumption; trees (mathematics); Baugh-Wooley multiplier; CMOS adder; STDs; Wallace tree multiplier; binary tree multiplier; cubic dependence; digital CMOS circuits; energy values; low power arithmetic units; nonpipelined multipliers; pipelined multipliers; power consumption; quadratic dependence; state transition diagrams; sub circuits; switching activity; word length; Arithmetic; Batteries; Binary trees; CMOS digital integrated circuits; CMOS logic circuits; Digital circuits; Digital signal processing; Energy consumption; Switching circuits; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563598
Filename :
563598
Link To Document :
بازگشت