DocumentCode :
3090345
Title :
Modified Montgomery modular multiplication using 4:2 compressor and CSA adder
Author :
Thapliyal, Himanshu ; Ramasahayam, Anvesh ; Kotha, Vivek Reddy ; Gottimukkula, Kunul ; Srinivas, M.B.
Author_Institution :
Centre for VLSI & Embedded Syst. Technol., Int. Inst. of Inf. Technol., Hyderabad, India
fYear :
2006
fDate :
17-19 Jan. 2006
Abstract :
The efficiency of the public key encryption systems like RSA and ECC can be improved with the adoption of a faster multiplication scheme. In this paper, Modified Montgomery multiplications and circuit architectures are presented. The first modified Montgomery multiplier uses 4:2 compressor and carry save adders (CSA) to perform large word length additions. The total delay for a single modular multiplication using the proposed approach is 7XOR+1 AND gate compared to 8XOR+1AND gate of the recently proposed fastest algorithm. The second modified Montgomery multiplier uses a novel proposed hardware unit that outputs carry save representation of the 4-input operands in 3XOR delays. The total delay for a single modular multiplication using the novel hardware unit is 5XOR+1 AND gate compared to 6XOR+1AND gate of the recently proposed algorithm. The optimal transistor implementations of the proposed approaches have also been presented. The proposed transistor implementations are highly optimized in terms of area, speed and low power. The proposed Montgomery multiplication circuit will be of eminent importance when implemented for higher word length such as 1024 and 2048 as there will be saving in the propagation delays by 1024 and 2048 XOR gates respectively compared to the recently proposed fastest algorithm.
Keywords :
adders; delay circuits; multiplying circuits; network synthesis; transistor circuits; 4:2 compressor; CSA adder; carry save adders; circuit architectures; large word length additions; modified Montgomery modular multiplication; multiplication circuit; optimal transistor implementations; single modular multiplication; total delay; Adders; Circuits; Elliptic curve cryptography; Embedded system; Hardware; Information technology; Logic; Propagation delay; Public key cryptography; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2006. DELTA 2006. Third IEEE International Workshop on
Print_ISBN :
0-7695-2500-8
Type :
conf
DOI :
10.1109/DELTA.2006.70
Filename :
1581250
Link To Document :
بازگشت