Title :
Implementation of a high speed four transmitter space-time encoder using field programmable gate array and parallel digital signal processors
Author :
Green, Peter J. ; Taylor, Desmond P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Canterbury Univ., Christchurch
Abstract :
This paper describes the concept, architecture, development and demonstration of a high performance, 4 transmitter, real-time space time encoder designed for research into transmitter diversity and multiple input and multiple output (MIMO) wireless systems. It is implemented on a Xilinx Virtex 2 Pro field programmable gate array (FPGA) and parallel processing on multiple Freescale DSP56321 digital signal processors (DSP). The system is software defined to allow for flexibility in the choice of transmit modulation formats, data rates and space-time coding schemes. Hardware, firmware and software aspects of the space time encoder system to meet design requirements are discussed. The testing and demonstration of the system running the Alamouti space time coding scheme is covered
Keywords :
digital signal processing chips; field programmable gate arrays; hardware-software codesign; parallel processing; space-time codes; 4 transmitter space-time encoder; Alamouti space time coding scheme; Freescale DSP56321 digital signal processors; MIMO wireless system; Xilinx Virtex 2 Pro FPGA; data rates; field programmable gate array; multiple input and multiple output wireless system; parallel digital signal processor; parallel processing; real-time space time encoder; space-time coding schemes; Digital signal processing; Digital signal processors; Field programmable gate arrays; Hardware; MIMO; Modulation; Parallel processing; Real time systems; Software systems; Transmitters;
Conference_Titel :
Electronic Design, Test and Applications, 2006. DELTA 2006. Third IEEE International Workshop on
Conference_Location :
Kuala Lumpur
Print_ISBN :
0-7695-2500-8
DOI :
10.1109/DELTA.2006.55