Title :
Matrix-based test vector decompression using an embedded processor
Author :
Balakrishnan, Kedarnath J. ; Touba, Nur A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
Abstract :
This paper describes a new compression/decompression methodology for using an embedded processor to test the other components of a system-on-a-chip (SoC). The deterministic test vectors for each core are compressed using matrix-based operations that significantly reduce the amount of test data that needs to be stored on the tester. The compressed data is transferred from the tester to the processor´s on-chip memory. The processor executes a program which decompresses the data and applies it to the scan chains of each core-under-test. The matrix-based operations that are used to decompress the test vectors can be performed very efficiently by the embedded processor thereby allowing the decompression program to be very fast and provide high throughput of the test data to minimize test time. Experimental results demonstrate that the proposed approach provides greater compression than previous methods.
Keywords :
VLSI; automatic test pattern generation; data compression; integrated circuit testing; logic testing; system-on-chip; ATPG tool; SoC core testing; compressed data; compression/decompression methodology; core-under-test; deterministic test vectors; embedded processor; matrix-based operations; matrix-based test vector decompression; on-chip memory; scan chains; system-on-a-chip; test data reduction; Bandwidth; Circuit testing; Decoding; Embedded computing; Hardware; Matrix decomposition; Performance evaluation; System testing; System-on-a-chip; Throughput;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
Print_ISBN :
0-7695-1831-1
DOI :
10.1109/DFTVS.2002.1173512