DocumentCode :
3090883
Title :
Modeling of FPGA local/global interconnect resources and derivation of minimal test configurations
Author :
Sun, X. ; Alimohammad, A. ; Trouborst, Pieter
Author_Institution :
Dept. of Electr. & Comput. Eng., Alberta Univ., Edmonton, Alta., Canada
fYear :
2002
fDate :
2002
Firstpage :
284
Lastpage :
292
Abstract :
This paper addresses the issues of automating the derivation of test configurations (TCs) for both local and global interconnect of SRAM-based FPGAs. We model FPGA interconnect and their test requirements using adjacency graphs and obtain the minimal or near minimal TO by solving the graph coloring problem, using a modified greedy algorithm. We apply the proposed modeling and TC derivation method to the Xilinx XC4000 FPGA. A set of minimal TCs was derived automatically. The proposed method is applicable to FPGAs of various interconnect structures and sizes, and supports distinctive test logic.
Keywords :
automatic testing; field programmable gate arrays; graph colouring; integrated circuit interconnections; logic testing; network routing; SRAM-based FPGAs; Xilinx XC4000; adjacency graphs; distinctive test logic; graph coloring problem; interconnect sizes; interconnect structures; local/global interconnect resources; minimal test configurations; modified greedy algorithm; Application specific integrated circuits; Automatic testing; Circuit testing; Field programmable gate arrays; Greedy algorithms; Integrated circuit interconnections; Logic arrays; Logic testing; System testing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-1831-1
Type :
conf
DOI :
10.1109/DFTVS.2002.1173525
Filename :
1173525
Link To Document :
بازگشت