DocumentCode :
3091001
Title :
Improving Cost-Effectiveness Using a Micro-level Static Architecture for Stream Applications
Author :
Chun, Pil Woo ; Islam, Jamin ; Kirischian, Valeri ; Kirischian, Lev
Author_Institution :
Ryerson Univ., Toronto
fYear :
2008
fDate :
23-25 Jan. 2008
Firstpage :
368
Lastpage :
373
Abstract :
A high-speed visual processing system often requires real-time algorithm adaptation because of environmental changes, user requests or multi-object processing standards. The reconfigurable platform based on a run-time reconfigurable FPGA can employ dynamic algorithm adaptation if the reconfiguration overhead stays within the application´s temporal redundancy. We propose the system that ensembles an application specific micro-level static architecture on the reconfigurable device to provide the framework used by run-time reconfigurable procedures. The idea of the proposed system is employed under the visual process of an autonomous satellite docking system. The class of algorithms targeted for the system consists of stereo rectification, stereo extraction and object tracking. Due to the high speed requirements (e.g. 200 fps) of an extraterrestrial docking system to respond and grasp a moving target, algorithmic adaptation via dynamic reconfiguration should be conducted within the nominal response of a frame (i.e. 5 ms). We discuss how our system improves the cost-effectiveness for a given application.
Keywords :
application specific integrated circuits; field programmable gate arrays; logic design; FPGA; algorithmic adaptation; autonomous satellite docking system; extraterrestrial docking system; high speed visual processing system; micro level static architecture; moving target; multi object processing standards; object tracking; real time algorithm adaptation; reconfigurable platform; stereo extraction; stereo rectification; stream applications; Application specific integrated circuits; Consumer electronics; Costs; Field programmable gate arrays; High performance computing; Logic devices; Logic programming; Moore´s Law; Runtime; Semiconductor device manufacture; ASIC; FPGA; cost-effectiveness; run-time reconfiguration; stream application;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2008. DELTA 2008. 4th IEEE International Symposium on
Conference_Location :
Hong Kong
Print_ISBN :
978-0-7695-3110-6
Type :
conf
DOI :
10.1109/DELTA.2008.77
Filename :
4459573
Link To Document :
بازگشت