Title :
Balanced redundancy utilization in embedded memory cores for dependable systems
Author :
Choi, M. ; Park, N. ; Lombardi, F. ; Kim, Y.B. ; Piuri, V.
Author_Institution :
Dept. of Comput. Sci., Oklahoma State Univ., Stillwater, OK, USA
Abstract :
Advances in revolutionary system-on-chip (SoC) technology mainly depend on the high performance and ultra dependable system core components. Among those core components, embedded memory system core, currently acquiring 54% of SoC area share, will continue its domination of SoC area share as it is anticipated to approach about 94% of SoC area share by the year 2014. Since memory cells are considered as more prone to defects and faults than logic cells, redundancy and repair have been extensively practiced for enhancing defect and fault tolerance. Unlike in legacy PCB (printed circuit board) or MCM (multichip module) based systems, embedded core components cannot be physically replaced once they are fabricated onto a SoC. To realize enhanced manufacturing yield and field reliability, both ATE (automated test equipment) and BISR (built-in-self-repair) are commonly utilized to allocate redundancy for embedded memory system cores. Since ATE (for repairing manufacturing defects) and BISR (for repairing field faults) share the given redundancy, balanced redundancy partitioning and utilization techniques are proposed in this paper to achieve optimal combination of yield and reliability of the embedded memory system core. Parametric simulation results for both single dimensional (i.e., spare columns) and two dimensional (i.e., both spare columns and rows) are shown.
Keywords :
automatic test equipment; built-in self test; circuit simulation; fault diagnosis; integrated circuit reliability; integrated circuit testing; network parameters; redundancy; system-on-chip; ATE; BISR; SoC; area share; balanced redundancy utilization; embedded memory cores; fault tolerance; field faults; field reliability; manufacturing defects; manufacturing yield; memory cells; parametric simulation results; spare columns; spare rows; utilization techniques; Circuit faults; Fault tolerance; Logic; Manufacturing automation; Multichip modules; Printed circuits; Pulp manufacturing; Redundancy; System-on-a-chip; Test equipment;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
Print_ISBN :
0-7695-1831-1
DOI :
10.1109/DFTVS.2002.1173540