DocumentCode :
3091188
Title :
Integrated Mapping and Scheduling for Circuit-Switched Network-on-Chip Architectures
Author :
Chi, Hsin-Chou ; Wu, Chia-Ming ; Lee, Jun-Hui
Author_Institution :
Nat. Dong Hwa Univ., Hualien
fYear :
2008
fDate :
23-25 Jan. 2008
Firstpage :
415
Lastpage :
420
Abstract :
Network-on-chip (NoC) architectures provide a high-performance communication infrastructure for system-on-chip designs. Circuit-switched networks guarantee transmission latency and throughput, and hence are suitable for NoC architectures with real-time traffic. In this paper, we propose an efficient integrated scheme which automatically maps application tasks onto NoC tiles, establishes communication paths, and allocates a proper bandwidth for each communication path. Simulation results show that our design provides an effective solution for a critical step in the NoC design. The cost and latency of the switch in the circuit-switched network can be lowered down with our scheme.
Keywords :
bandwidth allocation; network-on-chip; switched networks; NoC; bandwidth allocation; circuit-switched network; circuit-switched network-on-chip architectures; real-time traffic; system-on-chip designs; Bandwidth; Circuits; Delay; Network-on-a-chip; Switches; System-on-a-chip; Telecommunication traffic; Throughput; Tiles; Traffic control; circuit-switched networks; mapping; network-on-chip architectures; scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2008. DELTA 2008. 4th IEEE International Symposium on
Conference_Location :
Hong Kong
Print_ISBN :
978-0-7695-3110-6
Type :
conf
DOI :
10.1109/DELTA.2008.18
Filename :
4459583
Link To Document :
بازگشت