DocumentCode :
3091259
Title :
A jitter-tolerant 4.5 Gb/s CMOS interconnect for digital display
Author :
Lee, K. ; Kim, S. ; Shin, Y. ; Jeong, D.-K. ; Lim, Gubong ; Kim, B. ; Da Costa, V. ; Lee, D.
Author_Institution :
Silicon Image, Cuperlino, CA, USA
fYear :
1998
fDate :
5-7 Feb. 1998
Firstpage :
310
Lastpage :
311
Abstract :
The digital display interface for flat panels is an emerging field that requires a robust high-speed interface for uncompromised picture quality, low cost, and low electromagnetic interference (EMI) in contrast to a very-wide digital-parallel interface. For a high-resolution display such as 1280/spl times/1024 pixels, more than 3.4 Gb/s of aggregate bandwidth is required over a 10 m cable. Since most graphic controllers synthesize the pixel clock to support various display resolutions, the pixel clock jitter exceeds more than 2 ns and the problem is further aggravated. The authors present an interconnect method for minimizing the effects of jitter in the pixel clock, thus improving the robustness of data recovery. The interconnect, comprising a transmitter and receiver, is fabricated with a 0.35 /spl mu/m CMOS process. A 100-pin TQFP package is used for both transmitter and receiver.
Keywords :
CMOS digital integrated circuits; 0.35 micron; 4.5 Gbit/s; TQFP package; data recovery; digital display; display interface; flat panels; high-resolution display; jitter-tolerant CMOS interconnect; pixel clock jitter; receiver; transmitter; Aggregates; Bandwidth; Clocks; Costs; Electromagnetic interference; Flat panel displays; Graphics; Jitter; Robustness; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-4344-1
Type :
conf
DOI :
10.1109/ISSCC.1998.672480
Filename :
672480
Link To Document :
بازگشت