DocumentCode :
30914
Title :
Trigger-Wave Asynchronous Cellular Logic Array for Fast Binary Image Processing
Author :
Mroszczyk, Przemyslaw ; Dudek, Piotr
Author_Institution :
Sch. of Electr. & Electron. Eng., Univ. of Manchester, Manchester, UK
Volume :
62
Issue :
2
fYear :
2015
fDate :
Feb. 2015
Firstpage :
497
Lastpage :
506
Abstract :
This paper presents the design and the VLSI implementation of an asynchronous cellular logic array for fast binary image processing. The proposed processor array employs trigger-wave propagation and collision detection mechanisms for binary image skeletonization, and Voronoi tessellation. Low power, low area, and high processing speed are achieved using full custom dynamic logic design. The prototype array consisting of 64 × 96 cells is fabricated in a standard 90 nm CMOS technology. The experimental results confirm the fast operation of the array, capable of extracting up to 2.78×106 skeletons per second, consuming less than 1 nJ/skeleton. The asynchronous operation enables circular wave contours, which improves the quality of the extracted skeletons. The proposed asynchronous processing module consists of 24 MOS transistors and occupies 5.5 μm×7.4 μm area. Such array can be used as a co-processing unit aiding global binary image processing in standard pixel-parallel SIMD architectures in vision chips.
Keywords :
CMOS logic circuits; MOSFET; VLSI; asynchronous circuits; image processing; logic arrays; logic design; parallel processing; CMOS technology; MOS transistors; VLSI implementation; Voronoi tessellation; asynchronous cellular logic array; asynchronous operation; asynchronous processing module; binary image skeletonization; circular wave contours; collision detection mechanisms; coprocessing unit; fast binary image processing; full custom dynamic logic design; global binary image processing; size 90 nm; standard pixel-parallel SIMD architectures; trigger-wave propagation; vision chips; Arrays; Delays; Image processing; Logic gates; Skeleton; Transistors; CMOS; CNN; Cellular processor array; image processing; skeletonization; trigger-wave propagation; vision chips;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2363511
Filename :
6949162
Link To Document :
بازگشت