DocumentCode :
309216
Title :
An architecture based on the memory mapped node addressing in reconfigurable interconnection network
Author :
Ikedo, Tsuneo ; Yamada, Jyunya ; Nonoyama, Yuzi ; Kimura, Junich ; Yoshida, Manabu
Author_Institution :
Comput. Archit. Lab., Aizu Univ., Japan
fYear :
1997
fDate :
17-21 Mar 1997
Firstpage :
50
Lastpage :
57
Abstract :
The paper proposes an architecture for a scalable supercomputing machine, based on a distributed virtual shared memory system. The processing elements used in this system consist of an ASIC embedding 5 PEs, 20 floating point multipliers, 15 adders, and one divider and square root arithmetic unit in a single chip. The 5 PEs are interconnected with a complete graph. The reconfigurable architecture is designed for dynamic high performance applications like virtual reality or multimedia systems. One chip implements a cluster, and an intercluster network can be established through a multiple interconnection network of these chips. It has 3.0 Gflops/chip as hardware peak performance, and can be scaled by an optical link via a specified router
Keywords :
application specific integrated circuits; graph theory; multiprocessor interconnection networks; parallel machines; reconfigurable architectures; shared memory systems; virtual storage; ASIC; PEs; adders; complete graph; distributed virtual shared memory system; divider; dynamic high performance applications; floating point multipliers; hardware peak performance; intercluster network; memory mapped node addressing; multimedia systems; multiple interconnection network; optical link; processing elements; reconfigurable architecture; reconfigurable interconnection network; scalable supercomputing machine; specified router; square root arithmetic unit; virtual reality; Application specific integrated circuits; Cities and towns; Computer architecture; Costs; Hardware; Laboratories; Multiprocessor interconnection networks; Parallel processing; Protocols; Virtual reality;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Algorithms/Architecture Synthesis, 1997. Proceedings., Second Aizu International Symposium
Conference_Location :
Aizu-Wakamatsu
Print_ISBN :
0-8186-7870-4
Type :
conf
DOI :
10.1109/AISPAS.1997.581625
Filename :
581625
Link To Document :
بازگشت