Title :
An IPv6 enabled packet engine design for home/SOHO routers
Author :
Liu, Mingshou ; Hsu, Cheng-Hsien ; Kuo, Shi-Hong ; Tsai, Hsang-Chi
Author_Institution :
Dept. of Electr. Eng., National Chung Hsing Univ., Taiwan
Abstract :
Due to the diversity of Internet applications and services, traditional software-based networking devices may not be sufficient to afford the processing load imposed by the services. One example is the mixed-version IP environment in which routers must handle the IPv4/IPv6 translation while keeping the IP processing at the line speed. In this paper, we present our work for the design of a protocol optimized packet processing engine that provides common IP services and mixed version translation. This silicon is written in VHDL and is tested in a Xilinx Vertex II FPGA development board.
Keywords :
IP networks; Internet; packet switching; telecommunication network routing; transport protocols; IP processing; IP service; IPv4/IPv6 translation; IPv6 enabled packet engine; Internet application; Internet service; VHDL; Xilinx Vertex II FPGA development board; home/SOHO routers; mixed version translation; mixed-version IP environment; protocol optimized packet processing engine; Consumer electronics; Field programmable gate arrays; Hardware; Home appliances; IP networks; Internetworking; Network address translation; Protocols; Search engines; Web and internet services;
Conference_Titel :
Advanced Information Networking and Applications, 2005. AINA 2005. 19th International Conference on
Print_ISBN :
0-7695-2249-1
DOI :
10.1109/AINA.2005.114