DocumentCode :
3092458
Title :
Multiway partitioner for high performance FPGA based board architectures
Author :
Sankarasubramanian, Vijayanand ; Bhatia, Dinesh
Author_Institution :
Design Autom. Lab., Cincinnati Univ., OH, USA
fYear :
1996
fDate :
7-9 Oct 1996
Firstpage :
579
Lastpage :
585
Abstract :
Field-programmable gate array based board architectures are becoming fairly common for rapid prototyping and custom computing. In order to map large designs on multiple FPGA based boards, the design has to be partitioned into two or more segments. In this paper we describe the architecture, constraints, and a solution to the area and pin constrained partitioning problem. Our effort is directed towards partitioning “huge” designs in relatively small amount of time, thus giving the designer a capability to explore many mapping solutions. The board level architecture is based on multi-chip modules, where each MCM consists of three Xilinz 4025 FPGAs and a dual ported one mega byte SRAM. In its smallest configuration the board can map 300,000 gate size designs
Keywords :
circuit layout CAD; computer architecture; field programmable gate arrays; multichip modules; software prototyping; Xilinz 4025 FPGAs; board level architecture; dual ported one mega byte SRAM; high performance FPGA based board architectures; multi-chip modules; multiway partitioner; pin constrained partitioning problem; rapid prototyping; Circuits; Computer architecture; Design automation; Field programmable gate arrays; Laboratories; Logic devices; Pins; Process design; Prototypes; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1996. ICCD '96. Proceedings., 1996 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7554-3
Type :
conf
DOI :
10.1109/ICCD.1996.563609
Filename :
563609
Link To Document :
بازگشت