• DocumentCode
    309253
  • Title

    Synthesisable high performance adaptive equaliser and Viterbi decoder for the Class-IV PRML channel

  • Author

    Smith, B.D.E. ; Canny, J. V Mc

  • Author_Institution
    Queen´´s Univ., Belfast, UK
  • Volume
    1
  • fYear
    1996
  • fDate
    13-16 Oct 1996
  • Firstpage
    25
  • Abstract
    The design and VLSI implementation of two key components of the class-IV partial response maximum likelihood channel (PR-IV), the adaptive filter and the Viterbi decoder are described. These blocks are implemented using parameterised VHDL modules, from a library of common digital signal processing (DSP) and arithmetic functions. Design studies, based on 0.6 micron 3.3 V standard cell processes, indicate that worst case sampling rates of 49 mega-samples per second are achievable for this system, with proportionally high sampling rates for full custom designs and smaller dimension processes. Significant increases in the sampling rate, from 49 MHz to approximately 180 MHz, can be achieved by operating four filter modules in parallel, and this implementation has 50% lower power consumption than a pipelined filter operating at the same speed
  • Keywords
    VLSI; Viterbi decoding; adaptive equalisers; adaptive filters; digital signal processing chips; hardware description languages; maximum likelihood detection; parallel processing; partial response channels; 0.6 micron; 3.3 V; 49 to 180 MHz; CAD; DSP functions; VLSI implementation; Viterbi decoder; adaptive filter; arithmetic functions; class-IV PRML channel; digital signal processing; parallel filter modules; parameterised VHDL modules; partial response maximum likelihood channel; sampling rate; standard cell processes; synthesisable adaptive equaliser; Adaptive equalizers; Adaptive filters; Digital arithmetic; Digital signal processing; Maximum likelihood decoding; Signal sampling; Signal synthesis; Software libraries; Very large scale integration; Viterbi algorithm;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
  • Conference_Location
    Rodos
  • Print_ISBN
    0-7803-3650-X
  • Type

    conf

  • DOI
    10.1109/ICECS.1996.582638
  • Filename
    582638