Title :
A PVT aware accurate statistical logic library for high-κ metal-gate nano-CMOS
Author :
Ghai, Dhruva ; Mohanty, Saraju P. ; Kougianos, Elias ; Patra, Priyadarsan
Author_Institution :
VLSI Design & CAD Lab., Univ. of North Texas, Denton, TX
Abstract :
The semiconductor industry is headed towards a new era of scaling and uncertainty with new key building blocks for the next-generation chips, the high-kappa metal-gate transistor. There is a need for statistical characterization of high-kappa metal-gate digital gates as a function of process parameter variations to make them available for designers. In this paper, we present a methodology for PVT aware high-kappa metal-gate logic library creation while considering the variability effect in 15 parameters. First, statistical models for GIDL current (I circGIDL), offcurrent (I circoff) and drive current (I circON) are presented at the device level. This is followed by statistical characterization of logic cells at roomtemperature. Data for subthreshold current (I circsub), I circGIDL, dynamic current (I circdyn) and delay is presented. This is followed by results for PVT aware characterization of logic cells. To the best of the authors´ knowledge, this is the first research which provides a PVT aware statistical characterization for high-kappa metal-gate nano-CMOS based logic gates.
Keywords :
CMOS logic circuits; logic gates; permittivity; semiconductor devices; transistors; drive current; dynamic current; gate induced drain leakage current; high-kappa metal-gate digital gates; high-kappa metal-gate nano-CMOS; high-kappa metal-gate transistor; logic gates; off current; process, voltage and temperature aware accurate statistical logic library; subthreshold current; Delay; Electronics industry; Integrated circuit technology; Libraries; Logic devices; Nanoscale devices; Subthreshold current; Temperature; Transistors; Voltage; Dynamic Power; Gate Induced Drain Leakage (GIDL); High-¿ metal-gate technology; Monte Carlo; Nanoscale CMOS; Subthreshold Leakage;
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
DOI :
10.1109/ISQED.2009.4810268