DocumentCode :
3093112
Title :
FPGA based fault emulation of synchronous sequential circuits
Author :
Ellervee, Peeter ; Raik, Jaan ; Tihhomirov, Valentin ; Ubar, Raimund
Author_Institution :
Department of Computer Engineering, Tallinn University of Technology, Raja 15, 12618 Tallinn, Estonia
fYear :
2004
fDate :
8-9 Nov. 2004
Firstpage :
59
Lastpage :
62
Abstract :
This paper describes a feasibility study of accelerating fault simulation by emulation on FPGA. Fault simulation b an important subtask in test pattern generation and it is frequently used throughout the test generation process. In order to further speed up simulation, we propose to make use of reconfigurable hardware by emulating circuit together with fault insertion structures on FPGA. Experiments showed that it is beneficial to use emulation for circuits/methods that require large numbers of test vectors, e.g., sequential circuits and/or genetic algorithms.
Keywords :
Analytical models; Circuit faults; Circuit simulation; Circuit testing; Costs; Electronic equipment testing; Emulation; Field programmable gate arrays; Hardware; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2004. Proceedings
Conference_Location :
Oslo, Norway
Print_ISBN :
0-7803-8510-1
Type :
conf
DOI :
10.1109/NORCHP.2004.1423822
Filename :
1423822
Link To Document :
بازگشت