Title :
Design challenges for high performance nanotechnology
Author :
Debnath, G. ; Thadikaran, P.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
Summary form only for tutorial. This tutorial present the key aspects of design challenges and its solutions that are being experienced in VLSI design in the era of nanotechnology. The focus is on design challenges that are experienced in microprocessor designs. It captures the design issues in the areas of high level architectural modeling, design for manufacturability (DFM), layout synthesis, standard cell design, and performance verification. It describes the requirements to meet power, timing, physical dimension and process portability goals with nanotechnology. It also addresses the pre and post silicon verification difficulties that have a direct impact on taking the product to market.
Keywords :
VLSI; design for manufacture; elemental semiconductors; high level synthesis; integrated circuit layout; integrated circuit modelling; microprocessor chips; nanoelectronics; silicon; VLSI design; design for manufacturability; high level architectural modeling; layout synthesis; microprocessor designs; nanotechnology; performance verification; silicon verification; standard cell design;
Conference_Titel :
VLSI Design, 2006. Held jointly with 5th International Conference on Embedded Systems and Design., 19th International Conference on
Conference_Location :
Hyderabad, India
Print_ISBN :
0-7695-2502-4
DOI :
10.1109/VLSID.2006.64