DocumentCode :
3093556
Title :
Impact of oscillator power in discrete and continuous time /spl Sigma//spl Delta/ converters
Author :
Wismar, U. ; Nielsen, Jakob ; Andreani, Pietro
Author_Institution :
Center for Physical Electronics Orsted DTU, Technical University of Denmark, DK-4800 Kgs. Lyngby, Denmark
fYear :
2004
fDate :
8-9 Nov. 2004
Firstpage :
127
Lastpage :
130
Abstract :
This paper presents theory and simulations of clock oscillator jitter in continuous time and discrete time modulators with single bit feedback. The theory yields the output noise power of both discrete and continuous time modulators as a function of the power consumption of a ring oscillator producing the clock signal. Simulink simulations of 3rd order modulators have been included for comparison with the theoretical results, indicating that an oscillator power consumption 5 orders of magnitude higher in the continuous time case than in the discrete time case is needed, assuming a 98 dB signal to noise ratio is required.
Keywords :
Active noise reduction; CMOS process; Clocks; Energy consumption; Feedback; Frequency; Jitter; Pulse modulation; Ring oscillators; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip Conference, 2004. Proceedings
Conference_Location :
Oslo, Norway
Print_ISBN :
0-7803-8510-1
Type :
conf
DOI :
10.1109/NORCHP.2004.1423839
Filename :
1423839
Link To Document :
بازگشت